Clarification for developers using the KT142C voice playback chip:
If you're measuring a very low voltage (~0.2V) on the BUSY pin when the chip is idle, your hardware is likely fine! This is a key feature.
After about 5 seconds of inactivity, the chip enters an ultra-low-power state, drawing only 2 ΞΌA. In this mode, the BUSY pin becomes high-impedance, leading to the low voltage reading.
https://www.linkedin.com/pulse/kt142c-chip-busy-pin-idle-voltage-only-02v-low-power-mode-tsui-c8qhc
#EmbeddedSystems #HardwareDesign #LowPowerDesign #CircuitDesign #KT142C #Engineering
After deeper reconfiguration of the MCU and peripherals before entering STOP mode, I brought it down to under 20 Β΅A. Lesson learned: just enabling a sleep mode isn’t enough - extra tuning and clever hacks are essential for true low power.
#LowPowerDesign #EmbeddedSystems #Microcontroller

3️⃣ Scalable 28nm IC implementation of coupled oscillator network featuring tunable topology and complexity
πŸ‘‰ https://arxiv.org/abs/2505.10248

4️⃣ Self Clocked Digital LDO for Cryogenic Power Management in 22nm FDSOI with 98 Percent Efficiency
πŸ‘‰ https://arxiv.org/abs/2505.10234

πŸ”— Check them out on arXiv. πŸ“„

#arXiv #NeuromorphicComputing #Memristor #CryoCMOS #SoC #VLSI #OscillatorNetworks #LowPowerDesign

Scalable 28nm IC implementation of coupled oscillator network featuring tunable topology and complexity

Integrated circuit implementations of coupled oscillator networks have recently gained increased attention. The focus is usually on using these networks for analogue computing, for example for solving computational optimization tasks. For use within analog computing, these networks are run close to critical dynamics. On the other hand, such networks are also used as an analogy of transport networks such as electrical power grids to answer the question of how exactly such critical dynamic states can be avoided. However, simulating large network of coupled oscillators is computationally intensive, with specifc regards to electronic ones. We have developed an integrated circuit using integrated Phase-Locked Loop (PLL) with modifications, that allows to flexibly vary the topology as well as a complexity parameter of the network during operation. The proposed architecture, inspired by the brain, employs a clustered architecture, with each cluster containing 7 PLLs featuring programmable coupling mechanisms. Additionally, the inclusion of a RISC-V processor enables future algorithmic implementations. Thus, we provide a practical alternative for large-scale network simulations both in the field of analog computing and transport network stability research.

arXiv.org